HIGH PERFORMANCE TFT OF a-Si:H ON A SiO, DIELECTRIC

S. GRIEP\*, E. LÜDER, T. KALLFAB

Institut für Netzwerk- und Systemtheorie, Universität Stuttgart, West Germany

An amorphous silicon thin-film transistor has been developed which uses CVD-SiO $_2$  as gate dielectric. The structure of the TFT is of the inverted staggered type. This transistor has an on/off-current ratio of 2x10 $^\circ$ . The off-current is below 1 pA, even at a channel width of 3000µm; the on-current is in the range of 100 - 180µA (1 = 10µm,  $\rm U_G$  = 20V).

## 1. INTRODUCTION

For the development of thin-film transistors with amorphous silicon, silicon nitride is usually quoted as the best gate dielectric  $^1$ . Several attempts have been made to use  $\mathrm{SiO}_2$ , but the characteristics achieved were not satisfying  $^2$ ,  $^3$ ,  $^4$ . With this work we were able to demonstrate the possibility of producing high-quality TFTs using silicon dioxide as dielectric. A process has been developed which is compatible with the production process of the addressing matrix for liquid crystal displays on glass substrates. Test transistors with different channel lengths have been used to optimize the process parameters.

#### 2. TECHNOLOGICAL

The cross-section of the transistor is shown in fig. 1. On Corning 7059 substrates, the gate electrode is formed by a 200nm thick layer of tantalum (doped with nitrogen), onto which the  ${\rm SiO}_2$  for the gate dielectric is deposited, 420nm thick, by CVD at 420°C. As the next step the amorphous silicon is



FIGURE 1 Cross-section of the TFT

0022-3093/87/\$03.50 ©Elsevier Science Publishers B.V. (North-Holland Physics Publishing Division)

<sup>\*</sup> permanent address: Siemens AG, Research Laboratories, D-8000 München 83, Otto-Hahn-Ring 6, West Germany







Transfer characteristic  $\sqrt{\mathbf{I}_D}$  vs.  $\mathbf{U}_G$  of one TFT

deposited by glow discharge using pure silane with an rf power of 11mW/cm². During the deposition process the substrates are held at 250°C. The silicon layer is structured by plasma etching with CF $_4$ . Finally the source and drain contacts are thermally evaporated into the photolithographic lift-off mask. With a double layer of magnesium and aluminum or chromium, good ohmic contacts are achieved and no  $n^+$ -doped silicon layer is required.

The amorphous silicon was characterized by IR transmission measurements, which showed no absorption band at  $2100 \, \mathrm{cm}^{-1}$ . Measurements of temperature dependent conductivity yielded an activation energy of 0.84 eV.

## 3. RESULTS AND DISCUSSION

The TFTs produced in the described manner with  ${\rm SiO}_2$  gate dielectric have an excellent switching ratio exceeding  ${\rm 10}^9$  (fig. 2). At a channel length and width of 10µm and 3000µm respectively, the off-current is lower than 1 pA and the on-current exceeds 100µA. The threshold voltage of this TFT is 6.8V, as has been determined from the square root plot of the transfer characteristic



FIGURE 4 Output characteristics  $\mathbf{I}_{\overline{\mathbf{D}}}$  vs.  $\mathbf{U}_{\overline{\mathbf{D}}}$  of one TFT.



FIGURE 5
Sheet conductance vs. surface field of one TFT

 $\rm I_D$  vs.  $\rm U_G$  (fig. 3). The mobility is calculated as 0.71 cm $^2/\rm Vs$ . The output characteristics ( $\rm I_D$  vs.  $\rm U_D)$  of this device are shown in fig. 4.

For better comparison with other results, the channel conductance of our device is plotted vs. the field strength at the dielectric/semiconductor interface (fig. 5). It increases over nine orders of magnitude as the gate voltage varies from 0 to 40 volts. From field effect measurements the density of states in the band gap of the a-Si:H can be calculated<sup>5</sup>. When assuming a constant density of states throughout the gap, a model calculation yields the resulting characteristics of the TFT<sup>b</sup>. When comparing our results with these characteristics, we obtain a first measure of the DOS in the gap, which is about  $1 \times 10^{17} \text{ cm}^{-3} \text{ eV}^{-1}$ . This estimation is also confirmed by a constant photocurrent measurement made on a silicon sample prepared under the same conditions, which yields about  $5 \times 10^{16} \text{ cm}^{-3} \text{ eV}^{-1}$ defect states.

The drift of these transistors is small; the on-current decreases by 5-10% after 100 sec. As the off-current drops too, but faster, the switching ratio increases with time. The cause of the small decrease in on-current is a small change in threshold voltage which amounts to only 0.4 eV after the transistor has been switched on for one hour.

The preparation of the interface between semiconductor and contacts has a significant influence on the TFT characteristics. Sputter-cleaning of

the semiconductor before contact evaporation decreases the on-current of the transistor markedly, as does contact evaporation by an electron gun. Best results were obtained when the contact material was evaporated by resistive heating onto the heated substrate  $(80^{\circ}\text{C})$ .

The interface between gate oxide and semiconductor, too, is very sensitive to cleaning processes. Heating to 300°C as well as a glow discharge with  $\rm H_2$ , Ar or forming gas (5%  $\rm H_2$  in  $\rm N_2$ ) increases the threshold voltage and so decreases the on-current of the device. However a weak glow discharge with  $\rm N_2$  does not decrease the on-current. This process increases the steepness of the transfer characteristic by 30%. It is likely that the density of interface states decreased, since the silicon process and the contacts remained unchanged. The threshold voltage of these TFTs moved to 3-5V, a value which is usually found for TFTs with a-SiN $_{\rm X}$ :H dielectric. The reason for this change could be an incorporation of nitrogen at the SiO $_{\rm Z}/{\rm a-Si:H}$  interface. A more detailed investigation should focus upon the structure of the interface to verify this assumption.

#### 4. CONCLUSION

We have been able to show that it is possible to produce excellent transistors with  $\mathrm{SiO}_2$  as gate insulator. The production process does not require the deposition of gate dielectric and a-Si:H in one run without breaking the vacuum. As these transistors have a very low off-current and a small drift, they are suitable for driving LCDs. Test samples with an addressing matrix have already been made.

### ACKNOWLEDGEMENT

We thank H. Pavlicek and E. Sailer, SEL Stuttgart, for the preparation of the silicon dioxide, S. Paasche for the IR- and conductivity measurements and H. Harms, Siemens AG, for the CPM. Part of this work has been supported by Siemens AG, München.

# REFERENCES

- 1) M.J. Powell, 4<sup>th</sup> Display Res. Conf. (Eurodisplay 84) 131
- 2) K.Asama, T.Kodama, S.Kawai, Y.Nasu, S.Yanagisawa, SID Symp. Digest (1983)144
- 3) K.Suzuki, T.Aoki, M.Ikeda, Y.Okada, Y.Zohta, K.Ide, SID Symp. Digest (1983)
- 4) F.Morin, M.LeContellec, Displays January (1983) 3
- 5) K.Weber, M. Grünewald, W. Fuhs, P.Thomas, phys.stat.sol.(b) 110 (1982) 133
- 6) A.vanCalster, Thin Solid Films 126 (1984) 219